Project 3 1 of 9

# **Project 3 Report**

Ezekiel Elin December 8, 2017

| roject 3 Report                   | 1 |
|-----------------------------------|---|
| ISA Design                        | 3 |
| Instructions                      | 3 |
| A-format                          | 3 |
| B-format                          | 3 |
| C-format                          | 3 |
| D-format                          | 3 |
| Instruction List                  | 4 |
| Flags                             | 7 |
| N: Negative                       | 7 |
| Z: Zero                           | 7 |
| C: Carry                          | 7 |
| V: Overflow                       | 7 |
| The Simulator                     | 8 |
| Compiling                         | 8 |
| Running                           | 8 |
| Modifications to Original Program | 8 |

Project 3 3 of 9

# **ISA Design**

## Instructions

All instructions take up 32 bits. The instructions are split up into components based on their format.

• Opcode: 7 bits

Registers: 5 bits eachImmediate: 15 bits each

• Pointer Immediate: 20 bits each

#### **A-format**

| 31 – 25 | 24 – 20       | 19 – 15      | 14 – 10      | 09 – 00 |
|---------|---------------|--------------|--------------|---------|
| Opcode  | Dest Register | LHS Register | RHS Register | Unused  |

#### **B-format**

| 31 – 25 | 24 – 00 |
|---------|---------|
| Opcode  | Unused  |

#### **C-format**

| 31 – 25 | 24 – 20              | 19 – 15         | 14 – 00   |
|---------|----------------------|-----------------|-----------|
| Opcode  | Destination Register | Source Register | Immediate |

#### **D-format**

| 31 – 25 | 24 – 20  | 19 – 00           |
|---------|----------|-------------------|
| Opcode  | Register | Pointer Immediate |

Project 3 4 of 9

# **Instruction List**

| Instruction<br>Name | Format   | Opcode<br>(decimal)          | Pseudoco | de Eq. | Notes                          |
|---------------------|----------|------------------------------|----------|--------|--------------------------------|
| NOP                 | <u>B</u> | 0                            | N/A      |        |                                |
| ADD                 | Α        | 1                            | R1 = R2  | + R3   |                                |
|                     | C ← R[I  | R<1410><br>R<1915><br>20>] ← | ] + B    |        |                                |
| SUB                 | <u>A</u> | 2                            | R2 = R2  | – R3   |                                |
|                     | C ← R[I  | R<1410><br>R<1915><br>20>] ← | ] - B    |        |                                |
| ADDI                | <u>C</u> | 3                            | R0 = R2  | + 8    |                                |
|                     |          | 1400><br>R<1915><br>20>] ←   |          |        |                                |
| SUBI                | <u>C</u> | 4                            | R0 = R1  | - 16   |                                |
|                     |          | 1400><br>R<1915><br>20>] ←   |          |        |                                |
| ADDS                | Α        | 5                            | R1 = R2  | + R3   | Sets the <u>flags</u> based on |
|                     | C ← R[I  | R<1410><br>R<1915><br>20>] ← | ] + B    |        | the result                     |
| SUBS                | <u>A</u> | 6                            | R2 = R2  | – R3   |                                |
|                     | C ← R[I  | R<1410><br>R<1915><br>20>] ← | ] - B    |        |                                |
| ADDIS               | <u>C</u> | 7                            | R0 = R3  | + 15   |                                |
|                     |          | 1400><br>R<1915><br>20>] ←   |          |        |                                |
| SUBIS               | <u>C</u> | 8                            | R1 = R1  | - 3    |                                |
|                     |          | 1400><br>R<1915><br>20>] ←   |          |        |                                |

Project 3 5 of 9

| Instruction<br>Name | Format           | Opcode<br>(decimal)          | Pseudocod | le Eq. | Notes                           |
|---------------------|------------------|------------------------------|-----------|--------|---------------------------------|
| AND                 | <u>A</u>         | 9                            | R3 = R1 8 | k R2   |                                 |
|                     | C ← R[I          | R<1410><br>R<1915><br>20>] ← | ] ∧ B     |        |                                 |
| ORR                 | <u>A</u>         | 10                           | R2 = R3   | R2     |                                 |
|                     | C ← R[I          | R<1410><br>R<1915><br>20>] ← | ] v B     |        |                                 |
| EOR                 | A                | 11                           | R4 = R0 ' | ` R3   |                                 |
|                     | C ← R[I          | R<1410><br>R<1915><br>20>] ← | ] ⊕ B     |        |                                 |
| ANDI                | <u>C</u>         | 12                           | R3 = R3 8 | k 4    |                                 |
|                     |                  | 1400><br>R<1915><br>20>] ←   |           |        |                                 |
| ORRI                | <u>C</u>         | 13                           | R2 = R2   | 2      |                                 |
|                     |                  | 1400><br>R<1915><br>20>] ←   |           |        |                                 |
| EORI                | <u>C</u>         | 14                           | R0 = R1 ' | 9      |                                 |
|                     |                  | 1400><br>R<1915><br>20>] ←   |           |        |                                 |
| LDUR                | <u>C</u>         | 15                           | R0 = &R2  | [2]    | Loads and stores 8 byte numbers |
|                     | MA ← C<br>loadMD | 1400><br>R<1915><br>20>] ←   |           |        | numbers                         |
| STUR                | <u>C</u>         | 16                           | &R1[1] =  | R3     |                                 |
|                     |                  | R<1915><br>: MD ← R[         |           | >]     |                                 |

Project 3 6 of 9

| Instruction<br>Name | Format   | Opcode<br>(decimal) | Pseudocode Eq.                                        | Notes                                                   |
|---------------------|----------|---------------------|-------------------------------------------------------|---------------------------------------------------------|
| CBZ                 | D        | 17                  | <pre>if (R3 == 0)   PC += pointer</pre>               |                                                         |
|                     | R[IR<24  | 20>] =              | 0 → PC ← R[IR<1900>]                                  |                                                         |
| CBNZ                | D        | 18                  | if (R3 != 0)<br>PC += pointer                         |                                                         |
|                     | R[IR<24  | 20>] ≠              | 0 → PC ← R[IR<1900>]                                  |                                                         |
| В                   | <u>D</u> | 19                  | PC += pointer                                         |                                                         |
|                     | PC ← R[  | IR<1900             | >]                                                    |                                                         |
| BR                  | D        | 20                  | PC += R2                                              | Branches to the location                                |
|                     | PC ← R[  | IR<2420             | >]                                                    | specified by the value of the register                  |
| B.EQ                | D        | 21                  | if (Z == 1) PC += pointer                             | See the <u>flags section</u> , which specifies what the |
|                     | Z = 1 →  | PC ← R[I            | R<1900>]                                              | different letters refer to                              |
| B.NE                | D        | 22                  | <pre>if (Z == 0)   PC += pointer</pre>                |                                                         |
|                     | Z = 0 →  | PC ← R[I            | R<1900>]                                              |                                                         |
| B.LT                | D        | 23                  | if (N != V) PC += pointer                             |                                                         |
|                     | N ≠ V →  | PC ← R[I            | R<1900>]                                              |                                                         |
| B.LE                | D        | 24                  | if (!(Z == 0 &<br>N == V))<br>PC += pointer           |                                                         |
|                     | Z ≠ 0 ∨  | N ≠ V →             | PC ← R[IR<1900>]                                      |                                                         |
| B.GT                | D        | 25                  | <pre>if (Z == 0 &amp;   N == V)   PC += pointer</pre> |                                                         |
|                     | Z = 0 A  | N = V →             | PC ← R[IR<1900>]                                      |                                                         |
| B.GE                | D        | 26                  | if (N == V) PC += pointer                             |                                                         |
|                     | N = V →  | PC ← R[I            | R<1900>]                                              |                                                         |

Project 3 7 of 9

| Instruction<br>Name | Format                                        | Opcode<br>(decimal) | Pseudocode Eq.                         | Notes                     |
|---------------------|-----------------------------------------------|---------------------|----------------------------------------|---------------------------|
| B.MI                | D                                             | 27                  | if (N == 1) PC += pointer              |                           |
|                     | N = 1 →                                       | PC ← R[I            | R<1900>]                               |                           |
| B.PL                | D                                             | 28                  | if (N == 0)<br>PC += pointer           |                           |
|                     | $N = 0 \rightarrow PC \leftarrow R[IR<1900>]$ |                     |                                        |                           |
| B.VS                | D                                             | 29                  | <pre>if (V == 1)   PC += pointer</pre> |                           |
|                     | V = 1 →                                       | PC ← R[I            | R<1900>]                               |                           |
| B.VC                | D                                             | 30                  | if (V == 0)<br>PC += pointer           |                           |
|                     | V = 0 →                                       | PC ← R[I            | R<1900>]                               |                           |
| MOVZ                | <u>D</u>                                      | 31                  | R3 = pointer                           | Stores the address of the |
|                     | R[IR<24                                       | 20>] ←              | IR<1900>                               | label in the register     |

#### **Flags**

Certain instructions (marked in the <u>instructions list</u> in the notes column) will set flags based on the result. Flags are single-bit registers embedded in the ALU.

#### N: Negative

The negative flag will be set to true if the result of the operation is negative.

#### Z: Zero

The zero flag will be set to *true* if the result of the operation is 0.

#### C: Carry

The carry flag will be set to *true* if a carry occurred out of the most significant bit, or if a borrow occurs on the most significant bit.

#### V: Overflow

The overflow flag will be set to true if the operation overflowed.

Flags impact conditional branch operations. See the instruction list for some examples.

Project 3 8 of 9

## The Simulator

The simulator opens and displays the RAM and CPU in separate windows. The CPU window shows all the registers (both general and special purpose). The RAM window shows the memory of the program, loaded from the file.

Both windows have a refresh button, which forces the display to be re-calculated. This button typically is not needed.

The CPU has two extra buttons, which allow controlling the execution. The Increment Clock button performs a clock cycle and executes a single RTN instruction. The Reset button resets the state of the machine. *Notice: The reset button doesn't reset the memory arrow, which indicates the last memory item to be accessed. The arrow will update appropriately when execution is resumed.* 

The simulator **always** reads the file *test\_file.o* from the current directory. In the current setup, executing the project from the project directory will function properly. This path can be adjusted in RAM.java, at line 130.

## **Compiling**

make compile

## Running

make run

# **Modifications to Original Program**

The primary modifications to the program was the addition of the ALU and the implementation of the instructions. Additionally, small changes were made throughout to better improve the program.

The ALU class supports addition, subtraction (with and without setting flags), logical AND, logical OR, and logical XOR. This functionality is strictly contained in the ALU. Furthermore, setting flags sets public single-bit registers in the ALU.

To support the addition of the ALU and the connection between the C register and the ALU, an inheritance hierarchy was created. This allowed functionality in Byte, Bus, and Register to be moved into two classes (BitContainer and BitProvider, where BitContainer is a BitProvider). As ALU is then permitted to function as a BitProvider, polymorphism allows generalized behavior across types.

As a result of this, the Byte and BUS classes are very similar, with the primary different being that the Byte class does not permit variable widths. The Register class has all the functionality of these two classes, with the addition of the idea of sources and destinations.

Project 3 9 of 9

The implementation of the instructions did not require significant changes to the controller. Some routines were cleaned up, however most provided routines like Fetch0, Fetch1, and Fetch2 were essentially left untouched.

To properly implement most instructions, the word size of the machine was adjusted up to 32 bits. This impacted many areas of the original program which were not created with adjustable word sizes in mind. The current iteration of the CPU should support any word size, however the ISA is designed for 32 bit words.

The memory file loading has also been adjusted. The behavior is unchanged for files which do not use this feature: load each line as a hexadecimal word. However, if desired, the first line can be specified as either `binary` or `hexadecimal.` Using this will cause the appropriate base to be used when reading in a word. The example files use the `binary` option.